/* WARNING: Do NOT edit the input and output ports in this file in a text editor if you plan to continue editing the block that represents it in the Block Editor! File corruption is VERY likely to occur. */ /* Copyright (C) 2023 Intel Corporation. All rights reserved. Your use of Intel Corporation's design tools, logic functions and other software and tools, and any partner logic functions, and any output files from any of the foregoing (including device programming or simulation files), and any associated documentation or information are expressly subject to the terms and conditions of the Intel Program License Subscription Agreement, the Intel Quartus Prime License Agreement, the Intel FPGA IP License Agreement, or other applicable license agreement, including, without limitation, that your use is for the sole purpose of programming logic devices manufactured by Intel and sold by Intel or its authorized distributors. Please refer to the applicable agreement for further details, at https://fpgasoftware.intel.com/eula. */ (header "symbol" (version "1.2")) (symbol (rect 16 16 184 112) (text "273" (rect 5 0 40 23)(font "Intel Clear" (font_size 8))) (text "inst" (rect 8 71 35 92)(font "Intel Clear" )) (port (pt 0 32) (input) (text "D[7..0]" (rect 0 0 55 23)(font "Intel Clear" (font_size 8))) (text "D[7..0]" (rect 21 27 76 50)(font "Intel Clear" (font_size 8))) (line (pt 0 32)(pt 16 32)(line_width 3)) ) (port (pt 0 48) (input) (text "CLK" (rect 0 0 34 23)(font "Intel Clear" (font_size 8))) (text "CLK" (rect 21 43 55 66)(font "Intel Clear" (font_size 8))) (line (pt 0 48)(pt 16 48)) ) (port (pt 168 32) (output) (text "Q[7..0]" (rect 0 0 56 23)(font "Intel Clear" (font_size 8))) (text "Q[7..0]" (rect 91 27 147 50)(font "Intel Clear" (font_size 8))) (line (pt 168 32)(pt 152 32)(line_width 3)) ) (drawing (rectangle (rect 16 16 152 80)) ) )